# DIGITAL LOGIC FAMILIES

## 4.1 INTRODUCTION

The switching characteristics of semiconductor devices have been discussed in Chanter 5. Elementor devices have been discussed in Chanter 5. Elementor devices have been discussed in Chanter 5. The switching of semiconductor devices: bipolar and unipolar. Based on these devices, digital integrated the been made which are commended. are two types been made which are commercially available. Various digital functions are terms fabricated in circulis have of forms using bipolar and unipolar technologies. A group of compatible ICs with the same larger a variety of the variety of the same of th configuration which is referred to as a logic family.

## Bipolar Logic Families

The main elements of a bipolar IC are resistors, diodes (which are also capacitors) and transissors. Easterally, there are two types of operations in bipolar ICs:

- 1. Saturated, and
- 2. Non-saturated.

In saturated logic, the transistors in the IC are driven to saturation, whereas in the case of non-saturate logic, the transistors are not driven into saturation.

The saturated bipolar logic families are:

- 1. Resistor-transistor logic (RTL),
- 2. Direct-coupled transistor logic (DCTL),
- 3. Integrated-injection logic (I<sup>2</sup>L),
- 4. Diode-transistor logic (DTL),
- 5. High-threshold logic (HTL), and

6. Transistor-transistor logic (TTL).

The non-saturated bipolar logic families are:

- 1. Schottky TTL, and
- 2. Emitter-coupled logic (ECL).

## 4.1.2 Unipolar Logic Families

MOS devices are unipolar devices and only MOSFETs are employed in MOS logic circuits. The MOS logic families are:

- 11911 1
- 14 11 11 1 C
- CAND region and test 12 (15 MA)

WEEK M PMCN ONLY ACCEPTED AND MOSFETS are used and in NMOS only #-channel MOSFETs are used and in NMOS only #-channel MOSFETs are employed and are fabricated on the Same School of the

## 4.1.3 BiCMOS Logic Family

SECMOS logic circuits use CMOS devices for input and logic operations and bipolar devices for output,

## 4.2 CHARACTERISTICS OF DIGITAL ICS

With the widespread use of ICs in digital systems and with the development of various technologies for the fabrication of ICs, it has become necessary to be familiar with the characteristics of IC logic families and their relative advantages and disadvantages. Digital ICs are classified either according to the complexity of the circuit, as the relative number of individual basic gates (2-input NAND gates) it would require to build the circuit to accomplish the same logic function or the number of components fabricated on the chip. The classification of digital ICs is given in Table 4.1.

Table 4.1 Classification of Digital ICs

| IC Classification                   | Equivalent individual basic gates | Number of components                                  |
|-------------------------------------|-----------------------------------|-------------------------------------------------------|
| Small-wale integration (SSI)        | Less than 12                      | のできた。 これのできたが、 100 mg 1 |
| Medium-scale integration (MSI)      | 12-90 Facultus caso se            | Up to 99                                              |
| Large-scale integration (LSI)       | 100-999                           | mi styri mirani                                       |
| Very large-scale integration (VLSI) | Above 1,000                       | 1,000-9,999                                           |
|                                     |                                   | Above 10,000                                          |

The various characteristics of digital ICs used to compare their performances are:

- 1. Speed of operation,
- 2. Power dissipation,
- 3. Figure of merit,
- 4. Fan-out,
- 5. Current and voltage parameters,
- 6. Noise immunity,
- 7. Operating temperature range,
- 8. Power supply requirements, and a second result of the second results and a second results are second results.
- 9. Flexibilities available.



Hipolar Logic Families ->>

## 4.2.1 Speed of Operation

The spect of a digital circuit is specified in terms of the propagation delay time. The input and output wave forms of a typic gate are shown in Fig. 4.1. The delay times are measured between the 50 per cent voltage levels of



imput and Output Voltage Hangforms to Define Propagation Delay Times

input and output waveforms. There are two delay times: fam, when the output goes from the HIGH state to the LOW state and  $t_{\mu,\mu}$ , corresponding to the output making a transition from the LOW state to the HIGH state. The propagation delay time of the logic gate is taken as the average of these two delay times.

#### Power Dissipation 4.2.2

. This is the amount of power dissipated in an IC. It is determined by the current,  $I_{CC}$  that it draws from the  $V_{CC}$  supply, and is given by  $V_{CC} * I_{CC} I_{CC}$  is the average value of  $l_{cr}(0)$  and  $l_{cr}(1)$ . This power is specified in milliwatta it is known as static power dissipation, i.e., the power consumed by the circuit when input signals are not changing.

#### 4.2.3 Figure of Merit

The figure of merit of a digital IC is defined as the product of speed and power. The speed is speeified in terms of propagation delay time expressed in nanoseconds,

Figure of merit = propagation delay time (ns) × power (mW)

It is specified in pico joules ( $ns \times mW = pJ$ )

A low value of speed-power product is desirable. In a digital circuit, if it is desired to have high speed, i.e. low propagation delay, then there is a corresponding increase in the power dissipation and vice-versa.

#### Fan-Out

This is the number of similar gates which can be driven by a gate. High fan-out is advantageous because it reduces the need for additional drivers to drive more gates. and to said and alcomorphic to the rest should be the me Salmy which is confirmed a larger pulse and

### 4.2.5 Current and Voltage Parameters

as the grant the section of the state of the sections of the feetings The following currents and voltages are specified which are very useful in the design of digital systems.

High-level input voltage,  $V_{ii}$ : This is the minimum input voltage which is recognised by the gate as logic 1.

Low-level input voltage,  $V_{\mu}$ : This is the maximum input voltage which is recognised by the gate Television of the same as logic 0.

High-level output voltage,  $V_{OI}$ . This is the minimum voltage available at the output corresponding

Low-level output voltage,  $V_{ot}$ : This is the maximum voltage available at the output corresponding

logic 0. High-level input current,  $I_{\mu t}$ . This is the minimum current which must be supplied by a driving source corresponding to 1 level voltage. applied to a M. malters gets amounted done-tree sews received by I this is the minimum current which must be supplied by a disting want

अवस्थात विश्वति है। हो ब्राह्मेनवस्थानिस

1884 the compact consess of the parity of the parity of the parity of the party of Low keed andput current, I'm. This is the number of which the gate can sink in it level

14 43 4 Com High Chiceni Discount Market

High havel supply current I, (1) This is the supply comes when the output of the gate is af hople I

Low-kevel supply current I, (0). This is the supply supply when the output of the gate is at logic (0).

The current directions are illustrated in Fig. 4.3.

#### 4.2.0 Noise Immunity

The input and output voltage levels defined above are shown in Fig. 4.4. Stray elsetric and magnetic fields may induce unwanted voltages, known as notes, on the connecting wires between lagte etrentle. This may



Fig. 4.3 lidiage Levels and Noise Margins of ICs

cause the voltage at the input to a logic circum in drop below  $F_{iij}$  or rise above  $F_{ij}$  and may product undestrain operation. The electric additive to tolerase notes alguela la referred to na the notae (mmmily) a quantistive measure of which is ealled miles margin. Motae margina are illustrated in Fig. 4.4.

The notes margina defined above are retened to as the noise margins, Strictly speaking, his noise is generally thought of an an a.e. alguel with amplitude and pulse width. Por high speed 10s, s pulse width of a few microseconds is extremely long in comparison to the propagation delay time of the etreuit and therefore, may he treated as de as far as the response of the logic etrent is

approaches the propagation delay time of the circuit, the pulse duration is 100 short for the circuit to approaches the propagation usual time of the ensure the pulse annual to the ensure the respond. Under this condition, a large pulse amplitude would be required to produce a change in the circuit respond. Under this condition, a targe purse supplied and its apparent to produce a change in the circum output. This means that a logic circuit can effectively tolerate a large noise amplitude if the house is of a noise magnin and is substantially dealers in the house is of a output. This means that a logic encourse encoursely anested in the pulse in the pulse is of a very short duration. This is referred to as an notice margin and is substantially greater than the de noise. very short duration. This is referred to as ac noise margin, it is generally supplied by the manufacturers in the form of a curve between noise margin and

## **Operating Temperature**

The temperature range in which an IC functions properly must be known. The accepted temperature ranges The temperature range in which an its innerious property must be enough the necesped isimperature range: 0 to + 70 °C for consumer and industrial applications and - 55 °C to +175 °C for military purposes.

The supply voltage(s) and the amount of power required by an IC are important characteristics choose the proper power supply.